A64: Implement USUBW/USUBW2
This commit is contained in:
parent
e20fce6b5a
commit
84d49309b9
3 changed files with 19 additions and 2 deletions
|
@ -690,7 +690,7 @@ INST(SSUBW, "SSUBW, SSUBW2", "0Q001
|
||||||
//INST(UADDL, "UADDL, UADDL2", "0Q101110zz1mmmmm000000nnnnnddddd")
|
//INST(UADDL, "UADDL, UADDL2", "0Q101110zz1mmmmm000000nnnnnddddd")
|
||||||
INST(UADDW, "UADDW, UADDW2", "0Q101110zz1mmmmm000100nnnnnddddd")
|
INST(UADDW, "UADDW, UADDW2", "0Q101110zz1mmmmm000100nnnnnddddd")
|
||||||
//INST(USUBL, "USUBL, USUBL2", "0Q101110zz1mmmmm001000nnnnnddddd")
|
//INST(USUBL, "USUBL, USUBL2", "0Q101110zz1mmmmm001000nnnnnddddd")
|
||||||
//INST(USUBW, "USUBW, USUBW2", "0Q101110zz1mmmmm001100nnnnnddddd")
|
INST(USUBW, "USUBW, USUBW2", "0Q101110zz1mmmmm001100nnnnnddddd")
|
||||||
//INST(RADDHN, "RADDHN, RADDHN2", "0Q101110zz1mmmmm010000nnnnnddddd")
|
//INST(RADDHN, "RADDHN, RADDHN2", "0Q101110zz1mmmmm010000nnnnnddddd")
|
||||||
//INST(UABAL, "UABAL, UABAL2", "0Q101110zz1mmmmm010100nnnnnddddd")
|
//INST(UABAL, "UABAL, UABAL2", "0Q101110zz1mmmmm010100nnnnnddddd")
|
||||||
//INST(RSUBHN, "RSUBHN, RSUBHN2", "0Q101110zz1mmmmm011000nnnnnddddd")
|
//INST(RSUBHN, "RSUBHN, RSUBHN2", "0Q101110zz1mmmmm011000nnnnnddddd")
|
||||||
|
|
|
@ -817,7 +817,7 @@ struct TranslatorVisitor final {
|
||||||
bool UADDL(bool Q, Imm<2> size, Reg Rm, Reg Rn, Vec Vd);
|
bool UADDL(bool Q, Imm<2> size, Reg Rm, Reg Rn, Vec Vd);
|
||||||
bool UADDW(bool Q, Imm<2> size, Vec Vm, Vec Vn, Vec Vd);
|
bool UADDW(bool Q, Imm<2> size, Vec Vm, Vec Vn, Vec Vd);
|
||||||
bool USUBL(bool Q, Imm<2> size, Reg Rm, Reg Rn, Vec Vd);
|
bool USUBL(bool Q, Imm<2> size, Reg Rm, Reg Rn, Vec Vd);
|
||||||
bool USUBW(bool Q, Imm<2> size, Reg Rm, Vec Vn, Vec Vd);
|
bool USUBW(bool Q, Imm<2> size, Vec Vm, Vec Vn, Vec Vd);
|
||||||
bool RADDHN(bool Q, Imm<2> size, Vec Vm, Vec Vn, Reg Rd);
|
bool RADDHN(bool Q, Imm<2> size, Vec Vm, Vec Vn, Reg Rd);
|
||||||
bool UABAL(bool Q, Imm<2> size, Reg Rm, Reg Rn, Vec Vd);
|
bool UABAL(bool Q, Imm<2> size, Reg Rm, Reg Rn, Vec Vd);
|
||||||
bool RSUBHN(bool Q, Imm<2> size, Vec Vm, Vec Vn, Reg Rd);
|
bool RSUBHN(bool Q, Imm<2> size, Vec Vm, Vec Vn, Reg Rd);
|
||||||
|
|
|
@ -57,4 +57,21 @@ bool TranslatorVisitor::UADDW(bool Q, Imm<2> size, Vec Vm, Vec Vn, Vec Vd) {
|
||||||
return true;
|
return true;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
bool TranslatorVisitor::USUBW(bool Q, Imm<2> size, Vec Vm, Vec Vn, Vec Vd) {
|
||||||
|
if (size == 0b11) {
|
||||||
|
return ReservedValue();
|
||||||
|
}
|
||||||
|
|
||||||
|
const size_t esize = 8 << size.ZeroExtend();
|
||||||
|
const size_t part = Q ? 1 : 0;
|
||||||
|
|
||||||
|
const IR::U128 operand1 = V(128, Vn);
|
||||||
|
const IR::U128 operand2 = ir.VectorZeroExtend(esize, Vpart(64, Vm, part));
|
||||||
|
const IR::U128 result = ir.VectorSub(esize * 2, operand1, operand2);
|
||||||
|
|
||||||
|
V(128, Vd, result);
|
||||||
|
|
||||||
|
return true;
|
||||||
|
}
|
||||||
|
|
||||||
} // namespace Dynarmic::A64
|
} // namespace Dynarmic::A64
|
||||||
|
|
Loading…
Reference in a new issue