2018-01-06 21:15:25 +00:00
|
|
|
/* This file is part of the dynarmic project.
|
|
|
|
* Copyright (c) 2016 MerryMage
|
|
|
|
* This software may be used and distributed according to the terms of the GNU
|
|
|
|
* General Public License version 2 or any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#pragma once
|
|
|
|
|
|
|
|
#include <initializer_list>
|
|
|
|
|
2018-02-11 22:53:46 +00:00
|
|
|
#include <boost/optional.hpp>
|
|
|
|
|
2018-01-13 17:54:29 +00:00
|
|
|
#include <dynarmic/A64/config.h>
|
|
|
|
|
2018-01-06 21:15:25 +00:00
|
|
|
#include "common/common_types.h"
|
|
|
|
#include "frontend/A64/location_descriptor.h"
|
|
|
|
#include "frontend/A64/types.h"
|
|
|
|
#include "frontend/ir/ir_emitter.h"
|
|
|
|
#include "frontend/ir/value.h"
|
|
|
|
|
2018-01-26 13:51:48 +00:00
|
|
|
namespace Dynarmic::A64 {
|
2018-01-06 21:15:25 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* Convenience class to construct a basic block of the intermediate representation.
|
|
|
|
* `block` is the resulting block.
|
|
|
|
* The user of this class updates `current_location` as appropriate.
|
|
|
|
*/
|
|
|
|
class IREmitter : public IR::IREmitter {
|
|
|
|
public:
|
2018-02-11 22:53:46 +00:00
|
|
|
explicit IREmitter(IR::Block& block) : IR::IREmitter(block) {}
|
2018-01-12 19:34:25 +00:00
|
|
|
explicit IREmitter(IR::Block& block, LocationDescriptor descriptor) : IR::IREmitter(block), current_location(descriptor) {}
|
2018-01-06 21:15:25 +00:00
|
|
|
|
2018-02-11 22:53:46 +00:00
|
|
|
boost::optional<LocationDescriptor> current_location;
|
2018-01-06 21:15:25 +00:00
|
|
|
|
|
|
|
u64 PC();
|
|
|
|
u64 AlignPC(size_t alignment);
|
|
|
|
|
2018-01-07 16:33:02 +00:00
|
|
|
void SetCheckBit(const IR::U1& value);
|
2018-01-07 11:31:20 +00:00
|
|
|
IR::U1 GetCFlag();
|
|
|
|
void SetNZCV(const IR::NZCV& nzcv);
|
|
|
|
|
2018-01-08 22:03:03 +00:00
|
|
|
void CallSupervisor(u32 imm);
|
2018-01-13 17:54:29 +00:00
|
|
|
void ExceptionRaised(Exception exception);
|
2018-02-11 22:53:46 +00:00
|
|
|
void DataCacheOperationRaised(DataCacheOperation op, const IR::U64& value);
|
2018-02-11 23:27:28 +00:00
|
|
|
void DataSynchronizationBarrier();
|
|
|
|
void DataMemoryBarrier();
|
2018-02-20 16:54:10 +00:00
|
|
|
IR::U64 GetCNTPCT(); // TODO: Ensure sub-basic-block cycle counts are updated before this.
|
2018-02-20 16:44:13 +00:00
|
|
|
IR::U32 GetCTR();
|
2018-02-12 00:06:44 +00:00
|
|
|
IR::U32 GetDCZID();
|
2018-02-20 17:56:20 +00:00
|
|
|
IR::U64 GetTPIDR();
|
|
|
|
void SetTPIDR(const IR::U64& value);
|
2018-02-12 00:06:44 +00:00
|
|
|
IR::U64 GetTPIDRRO();
|
2018-01-08 22:03:03 +00:00
|
|
|
|
A64: Implement STXRB, STXRH, STXR, STLXRB, STLXRH, STLXR, LDXRB, LDXRH, LDXR, LDAXRB, LDAXRH, LDAXR
2018-02-13 00:19:04 +00:00
|
|
|
void ClearExclusive();
|
|
|
|
void SetExclusive(const IR::U64& vaddr, size_t byte_size);
|
2018-01-10 01:13:23 +00:00
|
|
|
IR::U8 ReadMemory8(const IR::U64& vaddr);
|
|
|
|
IR::U16 ReadMemory16(const IR::U64& vaddr);
|
|
|
|
IR::U32 ReadMemory32(const IR::U64& vaddr);
|
|
|
|
IR::U64 ReadMemory64(const IR::U64& vaddr);
|
2018-01-24 15:55:59 +00:00
|
|
|
IR::U128 ReadMemory128(const IR::U64& vaddr);
|
2018-01-10 01:13:23 +00:00
|
|
|
void WriteMemory8(const IR::U64& vaddr, const IR::U8& value);
|
|
|
|
void WriteMemory16(const IR::U64& vaddr, const IR::U16& value);
|
|
|
|
void WriteMemory32(const IR::U64& vaddr, const IR::U32& value);
|
|
|
|
void WriteMemory64(const IR::U64& vaddr, const IR::U64& value);
|
2018-01-24 15:55:59 +00:00
|
|
|
void WriteMemory128(const IR::U64& vaddr, const IR::U128& value);
|
A64: Implement STXRB, STXRH, STXR, STLXRB, STLXRH, STLXR, LDXRB, LDXRH, LDXR, LDAXRB, LDAXRH, LDAXR
2018-02-13 00:19:04 +00:00
|
|
|
IR::U32 ExclusiveWriteMemory8(const IR::U64& vaddr, const IR::U8& value);
|
|
|
|
IR::U32 ExclusiveWriteMemory16(const IR::U64& vaddr, const IR::U16& value);
|
|
|
|
IR::U32 ExclusiveWriteMemory32(const IR::U64& vaddr, const IR::U32& value);
|
|
|
|
IR::U32 ExclusiveWriteMemory64(const IR::U64& vaddr, const IR::U64& value);
|
|
|
|
IR::U32 ExclusiveWriteMemory128(const IR::U64& vaddr, const IR::U128& value);
|
2018-01-10 01:13:23 +00:00
|
|
|
|
2018-01-06 21:15:25 +00:00
|
|
|
IR::U32 GetW(Reg source_reg);
|
|
|
|
IR::U64 GetX(Reg source_reg);
|
2018-01-26 18:35:19 +00:00
|
|
|
IR::U128 GetS(Vec source_vec);
|
2018-01-21 17:45:43 +00:00
|
|
|
IR::U128 GetD(Vec source_vec);
|
|
|
|
IR::U128 GetQ(Vec source_vec);
|
2018-01-07 11:31:20 +00:00
|
|
|
IR::U64 GetSP();
|
2018-02-20 17:38:29 +00:00
|
|
|
IR::U32 GetFPCR();
|
|
|
|
IR::U32 GetFPSR();
|
2018-01-06 21:15:25 +00:00
|
|
|
void SetW(Reg dest_reg, const IR::U32& value);
|
|
|
|
void SetX(Reg dest_reg, const IR::U64& value);
|
2018-01-26 18:35:19 +00:00
|
|
|
void SetS(Vec dest_vec, const IR::U128& value);
|
2018-01-21 17:45:43 +00:00
|
|
|
void SetD(Vec dest_vec, const IR::U128& value);
|
|
|
|
void SetQ(Vec dest_vec, const IR::U128& value);
|
2018-01-07 11:31:20 +00:00
|
|
|
void SetSP(const IR::U64& value);
|
2018-02-20 17:38:29 +00:00
|
|
|
void SetFPCR(const IR::U32& value);
|
|
|
|
void SetFPSR(const IR::U32& value);
|
2018-01-07 13:56:32 +00:00
|
|
|
void SetPC(const IR::U64& value);
|
2018-01-06 21:15:25 +00:00
|
|
|
};
|
|
|
|
|
2018-01-26 13:51:48 +00:00
|
|
|
} // namespace Dynarmic::A64
|